| TOTAL NO. OF QUESTIONS. O | <b>Total</b> | No. | of | Questions: | 6 |
|---------------------------|--------------|-----|----|------------|---|
|---------------------------|--------------|-----|----|------------|---|

## Total No. of Printed Pages:2

| Enrollment  | No |
|-------------|----|
| Lin onnicit |    |



## Faculty of Engineering End Sem Examination May-2023

EE3CO21 / EX3CO21 / EE3CO31 Digital Electronics

Programme: B.Tech.

Branch/Specialisation: EE/EX

Duration: 3 Hrs.

Maximum Marks: 60

| Note: All questions are compulsory. Internal choices, if any, are indicated. Answers of    |
|--------------------------------------------------------------------------------------------|
| Q.1 (MCQs) should be written in full instead of only a, b, c or d. Assume suitable data if |
| necessary. Notations and symbols have their usual meaning.                                 |

| Q.1 | i.                                                | The representation of octal number (532.2) <sub>8</sub> in decimal is    |      |  |  |  |  |
|-----|---------------------------------------------------|--------------------------------------------------------------------------|------|--|--|--|--|
|     |                                                   | (a) $(346.25)_{10}$ (b) $(532.864)_{10}$                                 |      |  |  |  |  |
|     |                                                   | (c) $(340.67)_{10}$ (d) $(531.668)_{10}$                                 |      |  |  |  |  |
|     | ii.                                               | The K-map based Boolean reduction is based on the following              | 1    |  |  |  |  |
|     |                                                   | unifying theorem: $A + A' = 1$ .                                         |      |  |  |  |  |
|     |                                                   | (a) Impact (b) Non-impact                                                |      |  |  |  |  |
|     |                                                   | (c) Force (d) Complementarity                                            |      |  |  |  |  |
|     | iii.                                              | A full adder logic circuit will have                                     |      |  |  |  |  |
|     |                                                   | (a) Two inputs and one output                                            |      |  |  |  |  |
|     |                                                   | (b) Three inputs and three outputs                                       |      |  |  |  |  |
|     |                                                   | (c) Two inputs and two outputs                                           |      |  |  |  |  |
|     |                                                   | (d) Three inputs and two outputs                                         |      |  |  |  |  |
|     | iv.                                               | In a multiplexer, the selection of a particular input line is controlled | 1    |  |  |  |  |
|     |                                                   | by                                                                       |      |  |  |  |  |
|     |                                                   | (a) Data controller (b) Selected lines                                   |      |  |  |  |  |
|     |                                                   | (c) Logic gates (d) Both (a) and (b)                                     |      |  |  |  |  |
|     | V.                                                | 1                                                                        |      |  |  |  |  |
|     |                                                   | (a) Transition pulse generator (b) Racer                                 |      |  |  |  |  |
|     |                                                   | (c) Switch debouncer (d) Astable oscillator                              |      |  |  |  |  |
|     | vi.                                               | i. A counter circuit is usually constructed of                           |      |  |  |  |  |
|     | (a) A number of latches connected in cascade form |                                                                          |      |  |  |  |  |
|     |                                                   | (b) A number of NAND gates connected in cascade form                     |      |  |  |  |  |
|     |                                                   | (c) A number of flip-flops connected in cascade                          |      |  |  |  |  |
|     |                                                   | (d) A number of NOR gates connected in cascade form                      |      |  |  |  |  |
|     | vii.                                              | Which of the following is not a type of memory?                          | 1    |  |  |  |  |
|     |                                                   | (a) RAM (b) PROM (c) EEPRAM (d) ROM                                      |      |  |  |  |  |
|     |                                                   | P                                                                        | T.O. |  |  |  |  |

[2] viii. ROMs are used to (a) Store bootstrap program (b) Character generation (c) Code conversion (d) All of these ix. CMOS technology is used in (a) TTL (b) Microprocessor (c) Digital logic (d) Both (b) and (c) TTL is a device. (a) Current sinking (b) Current sourcing (c) Voltage sinking (d) Voltage sourcing Define 1's and 2's complement of binary number with example. O.2 i. Convert the following numbers: 3 ii. (b)  $(651.124)_8 = ()_{16}$ (a)  $(1E2)_{16} = ()_{10}$ (c)  $(0.345)_{10} = ()_8$ iii. How Boolean expressions can be simplified using K-map? Explain with an example. OR iv. Explain quine McCluskey method using an example. 5 Realize the following logic operations using only NAND gates: O.3 i. AND, OR, NOT. Draw and explain half adder and full adder with truth table. Explain multiplexer and compare with demultiplexer. OR iii. Q.4 i. Define sequential and combinational circuits. 3 Define modulus of a counter? Write down the number of flip flops required for mod-5 counter? OR iii. Describe the working of JK flip-flop with truth table & logic 7 diagram. Compare the SRAM with DRAM memory (Any three points). Q.5 i. 3 ii. Draw and explain the block diagram of programmable logic array. 7 Explain ROM, PROM and EPROM. 7 OR iii. Compare any two of following logic families: 0.6 DTL and RTL ii. TTL and IIL NMOS and CMOS

\*\*\*\*\*

## **Marking Scheme**

## EE-EX3CO21 (T) Digital Electronics

| Q.1 | i)    | The representation of octal number (532.2) <sub>8</sub> in decimal is      | 1 |
|-----|-------|----------------------------------------------------------------------------|---|
|     |       | a) (346.25) <sub>10</sub>                                                  |   |
|     | ii)   | The K-map based Boolean reduction is based on the following                | 1 |
|     | /     | Unifying Theorem: $A + A' = 1$ .                                           |   |
|     |       | b) Non Impact                                                              |   |
|     | iii)  | A full adder logic circuit will have                                       | 1 |
|     |       | d) Three inputs and two outputs                                            |   |
|     | iv)   | In a multiplexer, the selection of a particular input line is              | 1 |
|     | ,     | controlled by                                                              |   |
|     |       | b) Selected lines                                                          |   |
|     | v)    | One example of the use of an S-R flip-flop is as                           | 1 |
|     |       | c) Switch debouncer                                                        |   |
|     | vi)   | A counter circuit is usually constructed of                                | 1 |
|     |       | c) A number of flip-flops connected in cascade                             |   |
|     | vii)  | Which of the following is not a type of memory?                            | 1 |
|     |       | c) EEPRAM                                                                  |   |
|     | viii) | ROMs are used to                                                           | 1 |
|     |       | d) All of the Mentioned                                                    |   |
|     | ix)   | CMOS technology is used in                                                 | 1 |
|     |       | d) Both microprocessor and digital logic                                   |   |
|     | x)    | TTL is a                                                                   | 1 |
|     |       | a) Current sinking                                                         |   |
| Q.2 | i.    | Define 1's and -1 marks                                                    | 2 |
|     |       | 2's complement of binary number with example. 1 marks                      |   |
|     | ii.   | Convert the following numbers: a) $(1E2)_{16} = (482)_{10}$ b)             | 3 |
|     |       | $(651.124)_8 = (1A9.2A)_{16}$ C) $(0.345)_{10} = (0.26050)_8$ 1 marks each |   |
|     | iii.  | What is simplifying boolean expression using K-map? 3-marks                | 5 |
|     |       | Explain with examples. 2-marks                                             |   |

| OR  | iv.               | What are the methods adopted to reduce Boolean function? 2-marks                                                                 |             |  |
|-----|-------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------|--|
|     |                   | Explain quine Meluskey method. 3-marks                                                                                           |             |  |
| Q.3 | i.                | Realize the following logic operations using only NAND gates: AND, OR, NOT. 1 mark each                                          | 3           |  |
|     | ii.               | Draw and 2 marks explain half adder and full adder with truth table. 5 marks                                                     | 7           |  |
| OR  | iii.              | explain half adder and full adder with truth table. 5 marks Explain multiplexer and 4 marks compare with demultiplexer. 3 marks  | 7           |  |
| Q.4 | i.                | Define sequential and 1.5 marks each                                                                                             | 3           |  |
|     | ii.               | combinational circuits.  Define modulus of a counter?  3- marks  Write down the number of flip flops required for mod-5 counter? | 7           |  |
| OR  | iii.              | Describe the working of JK Flip-Flop with  Truth Table and Logic diagram.  4 marks  2 marks  2 marks                             | 7           |  |
| Q.5 | i.<br>ii.         | Compare the SRAM with DRAM memory (Any three points).  Draw and  3 marks                                                         | 3<br>7      |  |
| OR  | iii.              | explain the block diagram of programmable logic array. 4 marks Explain ROM, 2 marks PROM and 2 marks EPROM. 3 marks              | 7           |  |
| Q.6 | i.<br>ii.<br>iii. | Compare following logic families:  DTL and RTL                                                                                   | 5<br>5<br>5 |  |

\*\*\*\*\*